## **National University of Computer and Emerging Sciences, Lahore Campus**



Course: Program: Duration: Date

Section:

Digital Logic Design Lab BS (Computer Science) 20+20 mins

05-03-18 D-2 Course Code: | EL227 Semester: | Spring 2018

Total Marks: 15
Weight 5%
Pages: 2

## Quiz#1

## Question # 1

| A | В | C | <i>T</i> <sub>1</sub> | T <sub>2</sub> |
|---|---|---|-----------------------|----------------|
| 0 | 0 | 0 | 1                     | 0              |
| 0 | 0 | 1 | 1                     | 0              |
| 0 | 1 | 0 | 1                     | 0              |
| 0 | 1 | 1 | 0                     | 1              |
| 1 | 0 | 0 | 0                     | 1              |
| 1 | 0 | 1 | 0                     | 1              |
| 1 | 1 | 0 | 0                     | 1              |
| 1 | 1 | 1 | 0                     | 1              |

**a.** Write Equation of Functions in SOP Form i-e as Sum of Min-terms Form (algebraic expression):

T1 (A, B, C) = 
$$A'B'C' + A'B'C + A'BC'$$

T2 (A, B, C) = 
$$A'BC + AB'C' + AB'C + ABC' + ABC$$

**b.** Write Equation of Majority Function in POS Form i-e as Product of Maxterms Form (algebraic expression):

**T1 (A, B, C)** = 
$$(A + B' + C')(A' + B + C)(A' + B + C')(A' + B' + C)(A' + B' + C')$$

**T2** (A, B, C) = 
$$(A + B + C) (A + B + C') (A + B' + C)$$

**c.** Implement the complete circuit diagram (including T1 and T2) of SOP form on LogicWorks and verify the outputs using timing diagrams.

**Note: Use 2-input Logic Gates only** 

**d.** Implement the complete circuit diagram (including T1 and T2) of POS form on LogicWorks and verify the outputs using timing diagrams.

Note: Use 2-input Logic Gates only